International Academic Journal of Science and Engineering

  • ISSN 2454-3896

Design of Two New High-Performance Full Adders in Sub-threshold Region for Ultra-Low Power Applications

Ebrahim Pakniyat,Seyyed Reza Talebiyan,Milad Jalalian Abbasi Morad and Farnaz Loghmani

Abstract: This paper presents two new structures of 1-bit full adder. It compares full adder sub-circuits and two proposed full adder circuits with common circuits in terms of propagation delay, power consumption, power delay product and square power delay product in sub-threshold voltage technology. HSPICE simulations show that all the proposed adders are improved significantly in power delay product and square power delay product parameters. The full adder structures are compared in 260 (mV) supply voltage

Keywords: 1-bit adder, sub-threshold voltage technology, propagation delay, power consumption, high performance

Page: 73-82

Volume 2, Issue 2, 2015